Dylan Thomany

SANTA CLARA UNIVERSITY

ECEN 122 Winter 2024

Hoeseok Yang

Homework #6: RISC-V datapath

Answer the following problems and upload your answers to Camino in pdf format.

Posted: February 22, 2024, Due by: 9pm on February 28, 2024

1. [1.2 pts] Below is the simplified pipelined RISC-V control and datapath:



Suppose that the logic blocks used to implement the above datapath have the following

| Instr./Data<br>Memory | Register<br>File    | MUX   | ALU    | Add    | Imm Gen | Control | ALU<br>Control | Shift             |
|-----------------------|---------------------|-------|--------|--------|---------|---------|----------------|-------------------|
| 250 ps                | 150 ps <sup>1</sup> | 25 ps | 230 ps | 150 ps | 50 ps   | 50 ps   | 50 ps          | 0 ps <sup>2</sup> |

It takes 30 ps (from the rising clock edge) to read data from registers, such as PC, IF/ID, ID/EX, and so on. We refer to this delay as "register read delay". Likewise, "register setup delay" refers to the amount of time a register's data input must be stable before the next rising edge of the clock. In this case, we have

Register read delay: 30 ps

Register setup delay: 20 ps

We assume that the latency of "Register File" includes register read delay.

Name: Student ID:\_\_\_\_\_

<sup>&</sup>lt;sup>2</sup> Shift left 2 can be easily implemented by rewiring signals, thus no propagation delay applies here.

A. (0.3 pts) We try to determine the minimum time required for each of the five pipeline stages. For example, in the IF stage, it takes 30 ps (register read delay) for reading the current PC value, then it takes 250 ps (Instr. Memory latency) for reading an instruction from the instruction memory. Then, we have to consider the register setup delay (20 ps) as the result (instruction) should be written to IF/ID. So, the minimum time required for IF is 30 ps + 250 ps + 20 ps.<sup>3</sup> Complete the following table by filling in the minimum time required for each pipeline stage.

| 1. Instruction<br>Fetch (IF) | 2. Instruction<br>Decode (ID) | 3. Execution (EX) | 4. Memory (MEM) | 5. Write Back (WB) |
|------------------------------|-------------------------------|-------------------|-----------------|--------------------|
| 300 ps                       | 200 05                        | 336 Ds            | 300 ps          | 22505              |

B. (0.3 pts) Based on the previous answer, <u>calculate the theoretical maximum clock</u> <u>frequency</u> that this datapath may have.

- C. (0.3 pts) Which of the following is the most efficient way to improve the throughput of this datapath? Choose the most efficient option and explain why you think so.
  - A. To use a faster instruction memory
  - B. To use a faster ALU (in EX)
  - C. To use a faster data memory
  - D. To reduce the latency of the Control logic

It's the ALV as the Ex step is the longest step. It forces

D. (0.3 pts) We didn't consider the data hazard issue in the above datapth. Suppose that we are adding a forwarding unit to this datapath to handle data hazards. To which pipeline stage do we need to add this unit?

we need to add it at execute, output of EX, connected to

| N | lame: | Student ID: |
|---|-------|-------------|
|   |       |             |
|   |       |             |
|   |       |             |

<sup>&</sup>lt;sup>3</sup> You may wonder why the delay of the MUX (in front of the PC) is not considered. Note that this MUX is used for choosing the "next" PC value (to be stored in the next cycle). For fetching the "current" instruction, you don't need to wait for the completion of this MUX.

2. [1.2 pts] Assume that we added the forwarding unit to the pipeline shown in Problem #1 to handle data hazards. Consider the fragment of RISC-V assembly code below:

$$\begin{array}{c}
\text{Iw} & \text{x1, 0(x0)} & \text{# instr. 1} \\
\text{Iw} & \text{x2, 4(x0)} & \text{# instr. 2} \\
\text{add} & \text{x3, x1, x2} & \text{# instr. 3}
\end{array}$$

$$\begin{array}{c}
\text{addi} & \text{x4, x0, 12} & \text{# instr. 4} \\
\text{Iw} & \text{x5, 0(x4)} & \text{# instr. 5} \\
\text{RAW Hazard}
\end{array}$$

$$\begin{array}{c}
\text{RAW Hazard} \\
\text{we shad} & \text{x6, x4, x5} & \text{# instr. 6} \\
\text{sw} & \text{x6, 4(x4)} & \text{# instr. 7}
\end{array}$$

A. (0.4 pts) <u>Identify all data hazards</u> that exist in the given assembly code.

B. (0.4 pts) Even with forwarding, we sometimes need to add stalls between instructions. How many stalls (nops) do we need to insert to the given assembly code (even with forwarding) in order to avoid causality issues?

C. (0.4 pts) Minimize the number of stalls by <u>reordering the instructions</u> of the given RISC-V assembly code.

9/1/1, 0(x0) (w x2,4(x0) (w x5,0(x4) 9/10 x5,0(x4) 9/10 x5,41,x3 5w x6,4(x4)

Name:\_\_\_\_\_

\_\_\_Student ID:\_\_\_

3. [0.6 pts] Read the Wikipedia article (https://en.wikipedia.org/wiki/Branch\_predictor) on static branch prediction and briefly explain the difference between the static branch predictors used in early versions of SPARC and MIPS and advanced static branch predictors used in the RISC-V architecture.

Basic Static Branch Prelictors

Advanced Static Branch Predictors

## SPARC MIPS

'Single direction prediction I always predict

or cond, jump

World he taken

· glways fetch hext

· 2 cycles long

RIS(-V · assumes backnown branching Apprically forster ble Of how prevalent loops are

+ Stips formers branching

THE GALLANT DEGLA